This source file includes following definitions.
- filewritetask
- sub_FFA78FD4_my
- sub_FFA79108_my
- sub_FFA78B80_my
1
2
3
4 #include "lolevel.h"
5 #include "platform.h"
6
7 typedef struct {
8 unsigned int address;
9 unsigned int length;
10 } cam_ptp_data_chunk;
11
12 #define MAX_CHUNKS_FOR_FWT 4
13
14
15
16
17
18
19
20
21 typedef struct
22 {
23 int unkn1[2];
24 int oflags;
25 int unkn2[2];
26 cam_ptp_data_chunk pdc[MAX_CHUNKS_FOR_FWT];
27 int unkn6;
28 char name[32];
29 } fwt_data_struct;
30
31 #include "../../../generic/filewrite.c"
32
33
34
35 void __attribute__((naked,noinline)) filewritetask() {
36 asm volatile (
37 " STMFD SP!, {R1-R5,LR} \n"
38 " LDR R4, =0xAB34 \n"
39
40 "loc_FFA78CF0:\n"
41 " LDR R0, [R4, #0x10] \n"
42 " MOV R2, #0 \n"
43 " ADD R1, SP, #8 \n"
44 " BL sub_FF838318 /*_ReceiveMessageQueue*/ \n"
45 " CMP R0, #0 \n"
46 " BNE loc_FFA78D20 \n"
47 " LDR R0, [SP, #8] \n"
48 " LDR R1, [R0] \n"
49 " CMP R1, #1 \n"
50 " BNE loc_FFA78D28 \n"
51 " LDR R0, [R4, #8] \n"
52 " BL _GiveSemaphore \n"
53
54 "loc_FFA78D20:\n"
55 " BL _ExitTask \n"
56 " LDMFD SP!, {R1-R5,PC} \n"
57
58 "loc_FFA78D28:\n"
59 " SUB R1, R1, #2 \n"
60 " CMP R1, #6 \n"
61 " ADDLS PC, PC, R1, LSL#2 \n"
62 " B loc_FFA78CF0 \n"
63 " B loc_FFA78D54 \n"
64 " B loc_FFA78DB8 \n"
65 " B loc_FFA78DC0 \n"
66 " B loc_FFA78DC0 \n"
67 " B loc_FFA78DC0 \n"
68 " B loc_FFA78DC0 \n"
69 " B loc_FFA78DC8 \n"
70
71 "loc_FFA78D54:\n"
72 " MOV R0, #0 \n"
73 " STR R0, [SP] \n"
74
75 "loc_FFA78D5C:\n"
76 " LDR R0, [R4, #0x10] \n"
77 " MOV R1, SP \n"
78 " BL sub_FF83855C /*_GetNumberOfPostedMessages*/ \n"
79 " LDR R0, [SP] \n"
80 " CMP R0, #0 \n"
81 " BEQ loc_FFA78D88 \n"
82 " LDR R0, [R4, #0x10] \n"
83 " MOV R2, #0 \n"
84 " ADD R1, SP, #4 \n"
85 " BL sub_FF838318 /*_ReceiveMessageQueue*/ \n"
86 " B loc_FFA78D5C \n"
87
88 "loc_FFA78D88:\n"
89 " LDR R0, [R4] \n"
90 " CMN R0, #1 \n"
91 " BEQ loc_FFA78DAC \n"
92 " BL fwt_close \n"
93 " MVN R0, #0 \n"
94 " STR R0, [R4] \n"
95 " LDR R0, =0xC1F58 \n"
96 " BL sub_FF86F388 \n"
97 " BL sub_FF86D76C \n"
98
99 "loc_FFA78DAC:\n"
100 " LDR R0, [R4, #0xC] \n"
101 " BL _GiveSemaphore \n"
102 " B loc_FFA78CF0 \n"
103
104 "loc_FFA78DB8:\n"
105 " BL sub_FFA78FD4_my \n"
106 " B loc_FFA78CF0 \n"
107
108 "loc_FFA78DC0:\n"
109 " BL sub_FFA79108_my \n"
110 " B loc_FFA78CF0 \n"
111
112 "loc_FFA78DC8:\n"
113 " BL sub_FFA78B80_my \n"
114 " B loc_FFA78CF0 \n"
115 );
116 }
117
118
119
120 void __attribute__((naked,noinline)) sub_FFA78FD4_my() {
121 asm volatile (
122 " STMFD SP!, {R4-R8,LR} \n"
123 " MOV R4, R0 \n"
124 " ADD R0, R0, #0x38 \n"
125 " SUB SP, SP, #0x38 \n"
126 " BL sub_FF86F388 \n"
127 " MOV R1, #0 \n"
128 " BL sub_FF86D71C \n"
129 " LDR R0, [R4, #0xC] \n"
130 " BL sub_FF810338 \n"
131 " LDR R7, [R4, #8] \n"
132 " LDR R8, =0x1B6 \n"
133 " ADD R6, R4, #0x38 \n"
134 " LDR R5, [R4, #0xC] \n"
135
136 " MOV R0, R4\n"
137 " BL filewrite_main_hook\n"
138
139 " MOV R0, R6 \n"
140 " MOV R1, R7 \n"
141 " MOV R2, R8 \n"
142 " BL fwt_open \n"
143 " LDR PC, =0xFFA79018 \n"
144 );
145 }
146
147
148
149 void __attribute__((naked,noinline)) sub_FFA79108_my() {
150 asm volatile (
151 " STMFD SP!, {R4-R10,LR} \n"
152 " MOV R4, R0 \n"
153 " LDR R0, [R0] \n"
154 " CMP R0, #4 \n"
155 " LDREQ R6, [R4, #0x18] \n"
156 " LDREQ R7, [R4, #0x14] \n"
157 " BEQ loc_FFA79154 \n"
158 " CMP R0, #5 \n"
159 " LDREQ R6, [R4, #0x20] \n"
160 " LDREQ R7, [R4, #0x1C] \n"
161 " BEQ loc_FFA79154 \n"
162 " CMP R0, #6 \n"
163 " LDREQ R6, [R4, #0x28] \n"
164 " LDREQ R7, [R4, #0x24] \n"
165 " BEQ loc_FFA79154 \n"
166 " CMP R0, #7 \n"
167 " BNE loc_FFA79168 \n"
168 " LDR R6, [R4, #0x30] \n"
169 " LDR R7, [R4, #0x2C] \n"
170
171 "loc_FFA79154:\n"
172 " CMP R6, #0 \n"
173 " BNE loc_FFA79178 \n"
174
175 "loc_FFA7915C:\n"
176 " MOV R1, R4 \n"
177 " MOV R0, #8 \n"
178 " B loc_FFA7920C \n"
179
180 "loc_FFA79168:\n"
181 " LDR R1, =0x297 \n"
182 " LDR R0, =0xFFA78DDC /*'dwFWrite.c'*/ \n"
183 " BL _DebugAssert \n"
184 " B loc_FFA7915C \n"
185
186 "loc_FFA79178:\n"
187 " LDR R9, =0xAB34 \n"
188 " MOV R5, R6 \n"
189
190 "loc_FFA79180:\n"
191 " LDR R0, [R4, #4] \n"
192 " CMP R5, #0x1000000 \n"
193 " MOVLS R8, R5 \n"
194 " MOVHI R8, #0x1000000 \n"
195 " BIC R1, R0, #0xFF000000 \n"
196 " CMP R1, #0 \n"
197 " BICNE R0, R0, #0xFF000000 \n"
198 " RSBNE R0, R0, #0x1000000 \n"
199 " CMPNE R8, R0 \n"
200 " MOVHI R8, R0 \n"
201 " LDR R0, [R9] \n"
202 " MOV R2, R8 \n"
203 " MOV R1, R7 \n"
204 " BL fwt_write \n"
205 " LDR R1, [R4, #4] \n"
206 " CMP R8, R0 \n"
207 " ADD R1, R1, R0 \n"
208 " STR R1, [R4, #4] \n"
209 " BEQ loc_FFA791E0 \n"
210 " CMN R0, #1 \n"
211 " LDRNE R0, =0x9200015 \n"
212 " LDREQ R0, =0x9200005 \n"
213 " STR R0, [R4, #0x10] \n"
214 " B loc_FFA7915C \n"
215
216 "loc_FFA791E0:\n"
217 " SUB R5, R5, R0 \n"
218 " CMP R5, R6 \n"
219 " ADD R7, R7, R0 \n"
220 " LDRCS R0, =0xFFA78DDC /*'dwFWrite.c'*/ \n"
221 " LDRCS R1, =0x2C2 \n"
222 " BLCS _DebugAssert \n"
223 " CMP R5, #0 \n"
224 " BNE loc_FFA79180 \n"
225 " LDR R0, [R4] \n"
226 " MOV R1, R4 \n"
227 " ADD R0, R0, #1 \n"
228
229 "loc_FFA7920C:\n"
230 " LDMFD SP!, {R4-R10,LR} \n"
231 " B sub_FFA78AC0 \n"
232 );
233 }
234
235
236
237 void __attribute__((naked,noinline)) sub_FFA78B80_my() {
238 asm volatile (
239 " STMFD SP!, {R4-R6,LR} \n"
240 " LDR R5, =0xAB34 \n"
241 " MOV R4, R0 \n"
242 " LDR R0, [R5] \n"
243 " SUB SP, SP, #0x38 \n"
244 " CMN R0, #1 \n"
245 " BEQ sub_FFA78BC8 \n"
246 " LDR R1, [R4, #8] \n"
247 " LDR R6, =0x9200003 \n"
248 " TST R1, #0x8000 \n"
249 " BEQ loc_FFA78BB4 \n"
250
251 " LDR R3, =current_write_ignored\n"
252 " LDR R3, [R3]\n"
253 " CMP R3, #0\n"
254 " BNE loc_D\n"
255
256
257 " BL sub_FF86C7CC \n"
258 " B sub_FFA78BB8 \n"
259
260 "loc_FFA78BB4:\n"
261 "loc_D:\n"
262 " BL fwt_close \n"
263 " LDR PC, =0xFFA78BB8 \n"
264 );
265 }