This source file includes following definitions.
- capt_seq_task
- sub_FFC492A4_my
- sub_FFCFC7D4_my
- exp_drv_task
- sub_FFC7B7CC_my
- sub_FFC6D00C_my
1
2
3
4 #include "lolevel.h"
5 #include "platform.h"
6 #include "core.h"
7
8 #define USE_STUBS_NRFLAG 1
9
10 #include "../../../generic/capt_seq.c"
11
12
13
14 void __attribute__((naked,noinline)) capt_seq_task() {
15 asm volatile (
16 " STMFD SP!, {R3-R7,LR} \n"
17 " LDR R7, =0x121BC \n"
18 " LDR R6, =0x2818 \n"
19
20 "loc_FFC48F54:\n"
21 " LDR R0, [R6, #4] \n"
22 " MOV R2, #0 \n"
23 " MOV R1, SP \n"
24 " BL sub_FFC163C8 /*_ReceiveMessageQueue*/ \n"
25 " TST R0, #1 \n"
26 " BEQ loc_FFC48F80 \n"
27 " LDR R1, =0x588 \n"
28 " LDR R0, =0xFFC48B50 /*'SsShootTask.c'*/ \n"
29 " BL _DebugAssert \n"
30 " BL _ExitTask \n"
31 " LDMFD SP!, {R3-R7,PC} \n"
32
33 "loc_FFC48F80:\n"
34 " LDR R0, [SP] \n"
35 " LDR R1, [R0] \n"
36 " CMP R1, #0x1D \n"
37 " ADDLS PC, PC, R1, LSL#2 \n"
38 " B loc_FFC4917C \n"
39 " B loc_FFC4900C \n"
40 " B loc_FFC49014 \n"
41 " B loc_FFC4903C \n"
42 " B loc_FFC49050 \n"
43 " B loc_FFC49048 \n"
44 " B loc_FFC49058 \n"
45 " B loc_FFC49060 \n"
46 " B loc_FFC4906C \n"
47 " B loc_FFC490C4 \n"
48 " B loc_FFC49050 \n"
49 " B loc_FFC490CC \n"
50 " B loc_FFC490D8 \n"
51 " B loc_FFC490E0 \n"
52 " B loc_FFC490E8 \n"
53 " B loc_FFC490F0 \n"
54 " B loc_FFC490F8 \n"
55 " B loc_FFC49100 \n"
56 " B loc_FFC49108 \n"
57 " B loc_FFC49114 \n"
58 " B loc_FFC4911C \n"
59 " B loc_FFC49124 \n"
60 " B loc_FFC4912C \n"
61 " B loc_FFC49134 \n"
62 " B loc_FFC49140 \n"
63 " B loc_FFC49148 \n"
64 " B loc_FFC49150 \n"
65 " B loc_FFC49158 \n"
66 " B loc_FFC49160 \n"
67 " B loc_FFC4916C \n"
68 " B loc_FFC49188 \n"
69
70 "loc_FFC4900C:\n"
71 " BL sub_FFC49824 \n"
72 " BL shooting_expo_param_override\n"
73 " B loc_FFC49064 \n"
74
75 "loc_FFC49014:\n"
76 " MOV R0, #0xC \n"
77 " BL sub_FFC4D334 \n"
78 " TST R0, #1 \n"
79 " LDR R0, [SP] \n"
80 " MOVNE R1, #1 \n"
81 " LDRNE R2, [R0, #0xC] \n"
82 " MOVNE R0, #1 \n"
83 " BNE loc_FFC490BC \n"
84 " BL sub_FFC492A4_my \n"
85 " B loc_FFC49188 \n"
86
87 "loc_FFC4903C:\n"
88 " MOV R0, #1 \n"
89 " BL sub_FFC49A30 \n"
90 " B loc_FFC49188 \n"
91
92 "loc_FFC49048:\n"
93 " BL sub_FFC49488 \n"
94 " B loc_FFC49188 \n"
95
96 "loc_FFC49050:\n"
97 " BL sub_FFC49804 \n"
98 " B loc_FFC49188 \n"
99
100 "loc_FFC49058:\n"
101 " BL sub_FFC4980C \n"
102 " B loc_FFC49188 \n"
103
104 "loc_FFC49060:\n"
105 " BL sub_FFC49950 \n"
106
107 "loc_FFC49064:\n"
108 " BL sub_FFC47040 \n"
109 " B loc_FFC49188 \n"
110
111 "loc_FFC4906C:\n"
112 " LDR R4, [R0, #0xC] \n"
113 " BL sub_FFC49814 \n"
114 " MOV R0, R4 \n"
115 " BL sub_FFCFB874 \n"
116 " TST R0, #1 \n"
117 " MOV R5, R0 \n"
118 " BNE loc_FFC490AC \n"
119 " BL sub_FFC593E0 \n"
120 " STR R0, [R4, #0x18] \n"
121 " MOV R0, R4 \n"
122 " BL sub_FFCFC70C \n"
123 " MOV R0, R4 \n"
124 " BL sub_FFCFCACC \n"
125 " MOV R5, R0 \n"
126 " LDR R0, [R4, #0x18] \n"
127 " BL sub_FFC595F4 \n"
128
129 "loc_FFC490AC:\n"
130 " BL sub_FFC49804 \n"
131 " MOV R2, R4 \n"
132 " MOV R1, #9 \n"
133 " MOV R0, R5 \n"
134
135 "loc_FFC490BC:\n"
136 " BL sub_FFC47488 \n"
137 " B loc_FFC49188 \n"
138
139 "loc_FFC490C4:\n"
140 " BL sub_FFC499B0 \n"
141 " B loc_FFC49064 \n"
142
143 "loc_FFC490CC:\n"
144 " LDR R0, [R7, #0x4C] \n"
145 " BL sub_FFC49D40 \n"
146 " B loc_FFC49188 \n"
147
148 "loc_FFC490D8:\n"
149 " BL sub_FFC49FE8 \n"
150 " B loc_FFC49188 \n"
151
152 "loc_FFC490E0:\n"
153 " BL sub_FFC4A07C \n"
154 " B loc_FFC49188 \n"
155
156 "loc_FFC490E8:\n"
157 " BL sub_FFCFBA94 \n"
158 " B loc_FFC49188 \n"
159
160 "loc_FFC490F0:\n"
161 " BL sub_FFCFBC74 \n"
162 " B loc_FFC49188 \n"
163
164 "loc_FFC490F8:\n"
165 " BL sub_FFCFBD04 \n"
166 " B loc_FFC49188 \n"
167
168 "loc_FFC49100:\n"
169 " BL sub_FFCFBDAC \n"
170 " B loc_FFC49188 \n"
171
172 "loc_FFC49108:\n"
173 " MOV R0, #0 \n"
174 " BL sub_FFCFBF68 \n"
175 " B loc_FFC49188 \n"
176
177 "loc_FFC49114:\n"
178 " BL sub_FFCFC0A0 \n"
179 " B loc_FFC49188 \n"
180
181 "loc_FFC4911C:\n"
182 " BL sub_FFCFC130 \n"
183 " B loc_FFC49188 \n"
184
185 "loc_FFC49124:\n"
186 " BL sub_FFCFC1F0 \n"
187 " B loc_FFC49188 \n"
188
189 "loc_FFC4912C:\n"
190 " BL sub_FFC49B98 \n"
191 " B loc_FFC49188 \n"
192
193 "loc_FFC49134:\n"
194 " BL sub_FFC49BC4 \n"
195 " BL sub_FFC14638 \n"
196 " B loc_FFC49188 \n"
197
198 "loc_FFC49140:\n"
199 " BL sub_FFCFBE68 \n"
200 " B loc_FFC49188 \n"
201
202 "loc_FFC49148:\n"
203 " BL sub_FFCFBEAC \n"
204 " B loc_FFC49188 \n"
205
206 "loc_FFC49150:\n"
207 " BL sub_FFC4BB9C \n"
208 " B loc_FFC49188 \n"
209
210 "loc_FFC49158:\n"
211 " BL sub_FFC4BBF8 \n"
212 " B loc_FFC49188 \n"
213
214 "loc_FFC49160:\n"
215 " BL sub_FFC4BC54 \n"
216 " BL sub_FFC4BC14 \n"
217 " B loc_FFC49188 \n"
218
219 "loc_FFC4916C:\n"
220 " LDRH R0, [R7, #0x90] \n"
221 " CMP R0, #4 \n"
222 " BLNE sub_FFC4BEC0 \n"
223 " B loc_FFC49188 \n"
224
225 "loc_FFC4917C:\n"
226 " LDR R1, =0x6C9 \n"
227 " LDR R0, =0xFFC48B50 /*'SsShootTask.c'*/ \n"
228 " BL _DebugAssert \n"
229
230 "loc_FFC49188:\n"
231 " LDR R0, [SP] \n"
232 " LDR R1, [R0, #4] \n"
233 " LDR R0, [R6] \n"
234 " BL sub_FFC513E4 /*_SetEventFlag*/ \n"
235 " LDR R4, [SP] \n"
236 " LDR R0, [R4, #8] \n"
237 " CMP R0, #0 \n"
238 " LDREQ R1, =0x12B \n"
239 " LDREQ R0, =0xFFC48B50 /*'SsShootTask.c'*/ \n"
240 " BLEQ _DebugAssert \n"
241 " MOV R0, #0 \n"
242 " STR R0, [R4, #8] \n"
243 " B loc_FFC48F54 \n"
244 );
245 }
246
247
248
249 void __attribute__((naked,noinline)) sub_FFC492A4_my() {
250 asm volatile (
251 " STMFD SP!, {R3-R5,LR} \n"
252 " LDR R4, [R0, #0xC] \n"
253 " LDR R0, [R4, #8] \n"
254 " ORR R0, R0, #1 \n"
255 " STR R0, [R4, #8] \n"
256 " MOV R0, #2 \n"
257 " BL sub_FFC44F9C \n"
258 " BL sub_FFC49814 \n"
259 " MOV R0, R4 \n"
260 " BL sub_FFC49B4C \n"
261 " MOV R0, R4 \n"
262 " BL sub_FFCFB4E4 \n"
263 " CMP R0, #0 \n"
264 " MOV R0, R4 \n"
265 " BEQ loc_FFC492FC \n"
266 " BL sub_FFCFB570 \n"
267 " TST R0, #1 \n"
268 " MOVNE R2, R4 \n"
269 " LDMNEFD SP!, {R3-R5,LR} \n"
270 " MOVNE R1, #1 \n"
271 " BNE sub_FFC47488 \n"
272 " B loc_FFC49300 \n"
273
274 "loc_FFC492FC:\n"
275 " BL sub_FFCFB534 \n"
276
277 "loc_FFC49300:\n"
278 " MOV R0, #0 \n"
279 " STR R0, [SP] \n"
280 " LDR R0, =0x121BC \n"
281 " MOV R2, #2 \n"
282 " LDRH R0, [R0, #0x8E] \n"
283 " MOV R1, SP \n"
284 " CMP R0, #3 \n"
285 " LDRNE R0, [R4, #0xC] \n"
286 " CMPNE R0, #1 \n"
287 " MOVHI R0, #1 \n"
288 " STRHI R0, [SP] \n"
289 " LDR R0, =0x123 \n"
290 " BL _SetPropertyCase \n"
291 " BL sub_FFD1D5D0 \n"
292 " BL sub_FFC593E0 \n"
293 " STR R0, [R4, #0x18] \n"
294 " MOV R0, R4 \n"
295 " BL sub_FFCFC70C \n"
296 " BL sub_FFCFD23C \n"
297 " MOV R0, R4 \n"
298 " BL sub_FFCFC7D4_my \n"
299 " MOV R5, R0 \n"
300 " BL capt_seq_hook_raw_here\n"
301 " BL sub_FFC4BBF8 \n"
302 " BL sub_FFC4BC40 \n"
303 " BL sub_FFC4BC80 \n"
304 " MOV R2, R4 \n"
305 " MOV R1, #1 \n"
306 " MOV R0, R5 \n"
307 " BL sub_FFC47488 \n"
308 " BL sub_FFCFCA70 \n"
309 " CMP R0, #0 \n"
310 " LDRNE R0, [R4, #8] \n"
311 " ORRNE R0, R0, #0x2000 \n"
312 " STRNE R0, [R4, #8] \n"
313 " LDMFD SP!, {R3-R5,PC} \n"
314 );
315 }
316
317
318
319 void __attribute__((naked,noinline)) sub_FFCFC7D4_my() {
320 asm volatile (
321 " STMFD SP!, {R0-R8,LR} \n"
322 " MOV R4, R0 \n"
323 " BL sub_FFCFD3A8 \n"
324 " MVN R1, #0 \n"
325 " BL sub_FFC51418 /*_ClearEventFlag*/ \n"
326 " LDR R5, =0x5B08 \n"
327 " LDR R0, [R5, #0xC] \n"
328 " CMP R0, #0 \n"
329 " BNE loc_FFCFC824 \n"
330 " MOV R1, #1 \n"
331 " MOV R0, #0 \n"
332 " BL sub_FFC16C10 /*_CreateMessageQueueStrictly*/ \n"
333 " STR R0, [R5, #0xC] \n"
334 " MOV R3, #0 \n"
335 " STR R3, [SP] \n"
336 " LDR R3, =0xFFCFC2E0 \n"
337 " LDR R0, =0xFFCFCA44 /*'ShutterSoundTask'*/ \n"
338 " MOV R2, #0x400 \n"
339 " MOV R1, #0x17 \n"
340 " BL sub_FFC16BDC /*_CreateTaskStrictly*/ \n"
341
342 "loc_FFCFC824:\n"
343 " MOV R2, #4 \n"
344 " ADD R1, SP, #8 \n"
345 " MOV R0, #0x8A \n"
346 " BL _GetPropertyCase \n"
347 " TST R0, #1 \n"
348 " LDRNE R1, =0x3AE \n"
349 " LDRNE R0, =0xFFCFC54C /*'SsCaptureSeq.c'*/ \n"
350 " BLNE _DebugAssert \n"
351 " LDR R7, =0x12278 \n"
352 " LDR R8, =0x121BC \n"
353 " LDRSH R1, [R7, #0xE] \n"
354 " LDR R0, [R8, #0x84] \n"
355 " BL sub_FFCC34C4 \n"
356 " BL _GetCCDTemperature \n"
357 " LDR R3, =0x5B10 \n"
358 " STRH R0, [R4, #0x9C] \n"
359 " SUB R2, R3, #4 \n"
360 " STRD R2, [SP] \n"
361 " MOV R1, R0 \n"
362 " LDRH R0, [R8, #0x54] \n"
363 " LDRSH R2, [R7, #0xC] \n"
364 " SUB R3, R3, #8 \n"
365 " BL sub_FFCFD98C \n"
366 " BL wait_until_remote_button_is_released\n"
367 " BL capt_seq_hook_set_nr\n"
368 " LDR PC, =0xFFCFC880 \n"
369 );
370 }
371
372
373
374 void __attribute__((naked,noinline)) exp_drv_task() {
375 asm volatile (
376 " STMFD SP!, {R4-R8,LR} \n"
377 " SUB SP, SP, #0x20 \n"
378 " LDR R8, =0xBB8 \n"
379 " LDR R7, =0x38C8 \n"
380 " LDR R5, =0x16D18 \n"
381 " MOV R0, #0 \n"
382 " ADD R6, SP, #0x10 \n"
383 " STR R0, [SP, #0xC] \n"
384
385 "loc_FFC7DE10:\n"
386 " LDR R0, [R7, #0x20] \n"
387 " MOV R2, #0 \n"
388 " ADD R1, SP, #0x1C \n"
389 " BL sub_FFC163C8 /*_ReceiveMessageQueue*/ \n"
390 " LDR R0, [SP, #0xC] \n"
391 " CMP R0, #1 \n"
392 " BNE loc_FFC7DE5C \n"
393 " LDR R0, [SP, #0x1C] \n"
394 " LDR R0, [R0] \n"
395 " CMP R0, #0x13 \n"
396 " CMPNE R0, #0x14 \n"
397 " CMPNE R0, #0x15 \n"
398 " CMPNE R0, #0x16 \n"
399 " BEQ loc_FFC7DF78 \n"
400 " CMP R0, #0x28 \n"
401 " BEQ loc_FFC7DF50 \n"
402 " ADD R1, SP, #0xC \n"
403 " MOV R0, #0 \n"
404 " BL sub_FFC7DDA0 \n"
405
406 "loc_FFC7DE5C:\n"
407 " LDR R0, [SP, #0x1C] \n"
408 " LDR R1, [R0] \n"
409 " CMP R1, #0x2D \n"
410 " BNE loc_FFC7DE8C \n"
411 " LDR R0, [SP, #0x1C] \n"
412 " BL sub_FFC7F0A4 \n"
413 " LDR R0, [R7, #0x1C] \n"
414 " MOV R1, #1 \n"
415 " BL sub_FFC513E4 /*_SetEventFlag*/ \n"
416 " BL _ExitTask \n"
417 " ADD SP, SP, #0x20 \n"
418 " LDMFD SP!, {R4-R8,PC} \n"
419
420 "loc_FFC7DE8C:\n"
421 " CMP R1, #0x2C \n"
422 " BNE loc_FFC7DEA8 \n"
423 " LDR R2, [R0, #0x88]! \n"
424 " LDR R1, [R0, #4] \n"
425 " MOV R0, R1 \n"
426 " BLX R2 \n"
427 " B loc_FFC7E3A0 \n"
428
429 "loc_FFC7DEA8:\n"
430 " CMP R1, #0x26 \n"
431 " BNE loc_FFC7DEF8 \n"
432 " LDR R0, [R7, #0x1C] \n"
433 " MOV R1, #0x80 \n"
434 " BL sub_FFC51418 /*_ClearEventFlag*/ \n"
435 " LDR R0, =0xFFC7A77C \n"
436 " MOV R1, #0x80 \n"
437 " BL sub_FFCF1498 \n"
438 " LDR R0, [R7, #0x1C] \n"
439 " MOV R2, R8 \n"
440 " MOV R1, #0x80 \n"
441 " BL sub_FFC51324 /*_WaitForAllEventFlag*/ \n"
442 " TST R0, #1 \n"
443 " LDRNE R1, =0xDC6 \n"
444 " BNE loc_FFC7DF3C \n"
445
446 "loc_FFC7DEE4:\n"
447 " LDR R1, [SP, #0x1C] \n"
448 " LDR R0, [R1, #0x8C] \n"
449 " LDR R1, [R1, #0x88] \n"
450 " BLX R1 \n"
451 " B loc_FFC7E3A0 \n"
452
453 "loc_FFC7DEF8:\n"
454 " CMP R1, #0x27 \n"
455 " BNE loc_FFC7DF48 \n"
456 " ADD R1, SP, #0xC \n"
457 " BL sub_FFC7DDA0 \n"
458 " LDR R0, [R7, #0x1C] \n"
459 " MOV R1, #0x100 \n"
460 " BL sub_FFC51418 /*_ClearEventFlag*/ \n"
461 " LDR R0, =0xFFC7A78C \n"
462 " MOV R1, #0x100 \n"
463 " BL sub_FFCF1720 \n"
464 " LDR R0, [R7, #0x1C] \n"
465 " MOV R2, R8 \n"
466 " MOV R1, #0x100 \n"
467 " BL sub_FFC51324 /*_WaitForAllEventFlag*/ \n"
468 " TST R0, #1 \n"
469 " BEQ loc_FFC7DEE4 \n"
470 " MOV R1, #0xDD0 \n"
471
472 "loc_FFC7DF3C:\n"
473 " LDR R0, =0xFFC7ADBC /*'ExpDrv.c'*/ \n"
474 " BL _DebugAssert \n"
475 " B loc_FFC7DEE4 \n"
476
477 "loc_FFC7DF48:\n"
478 " CMP R1, #0x28 \n"
479 " BNE loc_FFC7DF60 \n"
480
481 "loc_FFC7DF50:\n"
482 " LDR R0, [SP, #0x1C] \n"
483 " ADD R1, SP, #0xC \n"
484 " BL sub_FFC7DDA0 \n"
485 " B loc_FFC7DEE4 \n"
486
487 "loc_FFC7DF60:\n"
488 " CMP R1, #0x2B \n"
489 " BNE loc_FFC7DF78 \n"
490 " BL sub_FFC6D29C \n"
491 " BL sub_FFC6DF28 \n"
492 " BL sub_FFC6DA60 \n"
493 " B loc_FFC7DEE4 \n"
494
495 "loc_FFC7DF78:\n"
496 " LDR R0, [SP, #0x1C] \n"
497 " MOV R4, #1 \n"
498 " LDR R1, [R0] \n"
499 " CMP R1, #0x11 \n"
500 " CMPNE R1, #0x12 \n"
501 " BNE loc_FFC7DFE8 \n"
502 " LDR R1, [R0, #0x7C] \n"
503 " ADD R1, R1, R1, LSL#1 \n"
504 " ADD R1, R0, R1, LSL#2 \n"
505 " SUB R1, R1, #8 \n"
506 " LDMIA R1, {R2-R4} \n"
507 " STMIA R6, {R2-R4} \n"
508 " BL sub_FFC7C854 \n"
509 " LDR R0, [SP, #0x1C] \n"
510 " LDR R1, [R0, #0x7C] \n"
511 " LDR R3, [R0, #0x88] \n"
512 " LDR R2, [R0, #0x8C] \n"
513 " ADD R0, R0, #4 \n"
514 " BLX R3 \n"
515 " LDR R0, [SP, #0x1C] \n"
516 " BL sub_FFC7F45C \n"
517 " LDR R0, [SP, #0x1C] \n"
518 " LDR R1, [R0, #0x7C] \n"
519 " LDR R3, [R0, #0x90] \n"
520 " LDR R2, [R0, #0x94] \n"
521 " ADD R0, R0, #4 \n"
522 " BLX R3 \n"
523 " B loc_FFC7E2E0 \n"
524
525 "loc_FFC7DFE8:\n"
526 " CMP R1, #0x13 \n"
527 " CMPNE R1, #0x14 \n"
528 " CMPNE R1, #0x15 \n"
529 " CMPNE R1, #0x16 \n"
530 " BNE loc_FFC7E0A0 \n"
531 " ADD R3, SP, #0xC \n"
532 " MOV R2, SP \n"
533 " ADD R1, SP, #0x10 \n"
534 " BL sub_FFC7CA98 \n"
535 " CMP R0, #1 \n"
536 " MOV R4, R0 \n"
537 " CMPNE R4, #5 \n"
538 " BNE loc_FFC7E03C \n"
539 " LDR R0, [SP, #0x1C] \n"
540 " MOV R2, R4 \n"
541 " LDR R1, [R0, #0x7C]! \n"
542 " LDR R12, [R0, #0xC]! \n"
543 " LDR R3, [R0, #4] \n"
544 " MOV R0, SP \n"
545 " BLX R12 \n"
546 " B loc_FFC7E074 \n"
547
548 "loc_FFC7E03C:\n"
549 " LDR R0, [SP, #0x1C] \n"
550 " CMP R4, #2 \n"
551 " LDR R3, [R0, #0x8C] \n"
552 " CMPNE R4, #6 \n"
553 " BNE loc_FFC7E088 \n"
554 " LDR R12, [R0, #0x88] \n"
555 " MOV R0, SP \n"
556 " MOV R2, R4 \n"
557 " MOV R1, #1 \n"
558 " BLX R12 \n"
559 " LDR R0, [SP, #0x1C] \n"
560 " MOV R2, SP \n"
561 " ADD R1, SP, #0x10 \n"
562 " BL sub_FFC7DAC0 \n"
563
564 "loc_FFC7E074:\n"
565 " LDR R0, [SP, #0x1C] \n"
566 " LDR R2, [SP, #0xC] \n"
567 " MOV R1, R4 \n"
568 " BL sub_FFC7DD40 \n"
569 " B loc_FFC7E2E0 \n"
570
571 "loc_FFC7E088:\n"
572 " LDR R1, [R0, #0x7C] \n"
573 " LDR R12, [R0, #0x88] \n"
574 " ADD R0, R0, #4 \n"
575 " MOV R2, R4 \n"
576 " BLX R12 \n"
577 " B loc_FFC7E2E0 \n"
578
579 "loc_FFC7E0A0:\n"
580 " CMP R1, #0x22 \n"
581 " CMPNE R1, #0x23 \n"
582 " BNE loc_FFC7E0EC \n"
583 " LDR R1, [R0, #0x7C] \n"
584 " ADD R1, R1, R1, LSL#1 \n"
585 " ADD R1, R0, R1, LSL#2 \n"
586 " SUB R1, R1, #8 \n"
587 " LDMIA R1, {R2-R4} \n"
588 " STMIA R6, {R2-R4} \n"
589 " BL sub_FFC7BDE0 \n"
590 " LDR R0, [SP, #0x1C] \n"
591 " LDR R1, [R0, #0x7C] \n"
592 " LDR R3, [R0, #0x88] \n"
593 " LDR R2, [R0, #0x8C] \n"
594 " ADD R0, R0, #4 \n"
595 " BLX R3 \n"
596 " LDR R0, [SP, #0x1C] \n"
597 " BL sub_FFC7C0D0 \n"
598 " B loc_FFC7E2E0 \n"
599
600 "loc_FFC7E0EC:\n"
601 " ADD R1, R0, #4 \n"
602 " LDMIA R1, {R2,R3,R12} \n"
603 " STMIA R6, {R2,R3,R12} \n"
604 " LDR R1, [R0] \n"
605 " CMP R1, #0x25 \n"
606 " ADDLS PC, PC, R1, LSL#2 \n"
607 " B loc_FFC7E2C0 \n"
608 " B loc_FFC7E1A0 \n"
609 " B loc_FFC7E1A0 \n"
610 " B loc_FFC7E1A8 \n"
611 " B loc_FFC7E1B0 \n"
612 " B loc_FFC7E1B0 \n"
613 " B loc_FFC7E1B0 \n"
614 " B loc_FFC7E1A0 \n"
615 " B loc_FFC7E1A8 \n"
616 " B loc_FFC7E1B0 \n"
617 " B loc_FFC7E1B0 \n"
618 " B loc_FFC7E1C8 \n"
619 " B loc_FFC7E1C8 \n"
620 " B loc_FFC7E2B4 \n"
621 " B loc_FFC7E2BC \n"
622 " B loc_FFC7E2BC \n"
623 " B loc_FFC7E2BC \n"
624 " B loc_FFC7E2BC \n"
625 " B loc_FFC7E2C0 \n"
626 " B loc_FFC7E2C0 \n"
627 " B loc_FFC7E2C0 \n"
628 " B loc_FFC7E2C0 \n"
629 " B loc_FFC7E2C0 \n"
630 " B loc_FFC7E2C0 \n"
631 " B loc_FFC7E1B8 \n"
632 " B loc_FFC7E1C0 \n"
633 " B loc_FFC7E1C0 \n"
634 " B loc_FFC7E1D4 \n"
635 " B loc_FFC7E1D4 \n"
636 " B loc_FFC7E1DC \n"
637 " B loc_FFC7E20C \n"
638 " B loc_FFC7E23C \n"
639 " B loc_FFC7E26C \n"
640 " B loc_FFC7E29C \n"
641 " B loc_FFC7E29C \n"
642 " B loc_FFC7E2C0 \n"
643 " B loc_FFC7E2C0 \n"
644 " B loc_FFC7E2A4 \n"
645 " B loc_FFC7E2AC \n"
646
647 "loc_FFC7E1A0:\n"
648 " BL sub_FFC7AC68 \n"
649 " B loc_FFC7E2C0 \n"
650
651 "loc_FFC7E1A8:\n"
652 " BL sub_FFC7AEDC \n"
653 " B loc_FFC7E2C0 \n"
654
655 "loc_FFC7E1B0:\n"
656 " BL sub_FFC7B0E0 \n"
657 " B loc_FFC7E2C0 \n"
658
659 "loc_FFC7E1B8:\n"
660 " BL sub_FFC7B348 \n"
661 " B loc_FFC7E2C0 \n"
662
663 "loc_FFC7E1C0:\n"
664 " BL sub_FFC7B53C \n"
665 " B loc_FFC7E2C0 \n"
666
667 "loc_FFC7E1C8:\n"
668 " BL sub_FFC7B7CC_my \n"
669 " MOV R4, #0 \n"
670 " B loc_FFC7E2C0 \n"
671
672 "loc_FFC7E1D4:\n"
673 " BL sub_FFC7B908 \n"
674 " B loc_FFC7E2C0 \n"
675
676 "loc_FFC7E1DC:\n"
677 " LDRH R1, [R0, #4] \n"
678 " STRH R1, [SP, #0x10] \n"
679 " LDRH R1, [R5, #2] \n"
680 " STRH R1, [SP, #0x12] \n"
681 " LDRH R1, [R5, #4] \n"
682 " STRH R1, [SP, #0x14] \n"
683 " LDRH R1, [R5, #6] \n"
684 " STRH R1, [SP, #0x16] \n"
685 " LDRH R1, [R0, #0xC] \n"
686 " STRH R1, [SP, #0x18] \n"
687 " BL sub_FFC7F118 \n"
688 " B loc_FFC7E2C0 \n"
689
690 "loc_FFC7E20C:\n"
691 " LDRH R1, [R0, #4] \n"
692 " STRH R1, [SP, #0x10] \n"
693 " LDRH R1, [R5, #2] \n"
694 " STRH R1, [SP, #0x12] \n"
695 " LDRH R1, [R5, #4] \n"
696 " STRH R1, [SP, #0x14] \n"
697 " LDRH R1, [R5, #6] \n"
698 " STRH R1, [SP, #0x16] \n"
699 " LDRH R1, [R5, #8] \n"
700 " STRH R1, [SP, #0x18] \n"
701 " BL sub_FFC7F278 \n"
702 " B loc_FFC7E2C0 \n"
703
704 "loc_FFC7E23C:\n"
705 " LDRH R1, [R5] \n"
706 " STRH R1, [SP, #0x10] \n"
707 " LDRH R1, [R0, #6] \n"
708 " STRH R1, [SP, #0x12] \n"
709 " LDRH R1, [R5, #4] \n"
710 " STRH R1, [SP, #0x14] \n"
711 " LDRH R1, [R5, #6] \n"
712 " STRH R1, [SP, #0x16] \n"
713 " LDRH R1, [R5, #8] \n"
714 " STRH R1, [SP, #0x18] \n"
715 " BL sub_FFC7F324 \n"
716 " B loc_FFC7E2C0 \n"
717
718 "loc_FFC7E26C:\n"
719 " LDRH R1, [R5] \n"
720 " STRH R1, [SP, #0x10] \n"
721 " LDRH R1, [R5, #2] \n"
722 " STRH R1, [SP, #0x12] \n"
723 " LDRH R1, [R5, #4] \n"
724 " STRH R1, [SP, #0x14] \n"
725 " LDRH R1, [R5, #6] \n"
726 " STRH R1, [SP, #0x16] \n"
727 " LDRH R1, [R0, #0xC] \n"
728 " STRH R1, [SP, #0x18] \n"
729 " BL sub_FFC7F3C4 \n"
730 " B loc_FFC7E2C0 \n"
731
732 "loc_FFC7E29C:\n"
733 " BL sub_FFC7BBA8 \n"
734 " B loc_FFC7E2C0 \n"
735
736 "loc_FFC7E2A4:\n"
737 " BL sub_FFC7C1D4 \n"
738 " B loc_FFC7E2C0 \n"
739
740 "loc_FFC7E2AC:\n"
741 " BL sub_FFC7C40C \n"
742 " B loc_FFC7E2C0 \n"
743
744 "loc_FFC7E2B4:\n"
745 " BL sub_FFC7C584 \n"
746 " B loc_FFC7E2C0 \n"
747
748 "loc_FFC7E2BC:\n"
749 " BL sub_FFC7C71C \n"
750
751 "loc_FFC7E2C0:\n"
752 " LDR R0, [SP, #0x1C] \n"
753 " LDR R1, [R0, #0x7C] \n"
754 " LDR R3, [R0, #0x88] \n"
755 " LDR R2, [R0, #0x8C] \n"
756 " ADD R0, R0, #4 \n"
757 " BLX R3 \n"
758 " CMP R4, #1 \n"
759 " BNE loc_FFC7E328 \n"
760
761 "loc_FFC7E2E0:\n"
762 " LDR R0, [SP, #0x1C] \n"
763 " MOV R2, #0xC \n"
764 " LDR R1, [R0, #0x7C] \n"
765 " ADD R1, R1, R1, LSL#1 \n"
766 " ADD R0, R0, R1, LSL#2 \n"
767 " SUB R4, R0, #8 \n"
768 " LDR R0, =0x16D18 \n"
769 " ADD R1, SP, #0x10 \n"
770 " BL sub_FFE6CE04 \n"
771 " LDR R0, =0x16D24 \n"
772 " MOV R2, #0xC \n"
773 " ADD R1, SP, #0x10 \n"
774 " BL sub_FFE6CE04 \n"
775 " LDR R0, =0x16D30 \n"
776 " MOV R2, #0xC \n"
777 " MOV R1, R4 \n"
778 " BL sub_FFE6CE04 \n"
779 " B loc_FFC7E3A0 \n"
780
781 "loc_FFC7E328:\n"
782 " LDR R0, [SP, #0x1C] \n"
783 " LDR R0, [R0] \n"
784 " CMP R0, #0xB \n"
785 " BNE loc_FFC7E370 \n"
786 " MOV R3, #0 \n"
787 " STR R3, [SP] \n"
788 " MOV R3, #1 \n"
789 " MOV R2, #1 \n"
790 " MOV R1, #1 \n"
791 " MOV R0, #0 \n"
792 " BL sub_FFC7AA70 \n"
793 " MOV R3, #0 \n"
794 " STR R3, [SP] \n"
795 " MOV R3, #1 \n"
796 " MOV R2, #1 \n"
797 " MOV R1, #1 \n"
798 " MOV R0, #0 \n"
799 " B loc_FFC7E39C \n"
800
801 "loc_FFC7E370:\n"
802 " MOV R3, #1 \n"
803 " MOV R2, #1 \n"
804 " MOV R1, #1 \n"
805 " MOV R0, #1 \n"
806 " STR R3, [SP] \n"
807 " BL sub_FFC7AA70 \n"
808 " MOV R3, #1 \n"
809 " MOV R2, #1 \n"
810 " MOV R1, #1 \n"
811 " MOV R0, #1 \n"
812 " STR R3, [SP] \n"
813
814 "loc_FFC7E39C:\n"
815 " BL sub_FFC7ABB0 \n"
816
817 "loc_FFC7E3A0:\n"
818 " LDR R0, [SP, #0x1C] \n"
819 " BL sub_FFC7F0A4 \n"
820 " B loc_FFC7DE10 \n"
821 );
822 }
823
824
825
826 void __attribute__((naked,noinline)) sub_FFC7B7CC_my() {
827 asm volatile (
828 " STMFD SP!, {R4-R8,LR} \n"
829 " LDR R7, =0x38C8 \n"
830 " MOV R4, R0 \n"
831 " LDR R0, [R7, #0x1C] \n"
832 " MOV R1, #0x3E \n"
833 " BL sub_FFC51418 /*_ClearEventFlag*/ \n"
834 " LDRSH R0, [R4, #4] \n"
835 " MOV R2, #0 \n"
836 " MOV R1, #0 \n"
837 " BL sub_FFC7A800 \n"
838 " MOV R6, R0 \n"
839 " LDRSH R0, [R4, #6] \n"
840 " BL sub_FFC7A910 \n"
841 " LDRSH R0, [R4, #8] \n"
842 " BL sub_FFC7A968 \n"
843 " LDRSH R0, [R4, #0xA] \n"
844 " BL sub_FFC7A9C0 \n"
845 " LDRSH R0, [R4, #0xC] \n"
846 " BL sub_FFC7AA18 \n"
847 " MOV R5, R0 \n"
848 " LDR R0, [R4] \n"
849 " LDR R8, =0x16D30 \n"
850 " CMP R0, #0xB \n"
851 " MOVEQ R6, #0 \n"
852 " MOVEQ R5, #0 \n"
853 " BEQ loc_FFC7B85C \n"
854 " CMP R6, #1 \n"
855 " BNE loc_FFC7B85C \n"
856 " LDRSH R0, [R4, #4] \n"
857 " LDR R1, =0xFFC7A76C \n"
858 " MOV R2, #2 \n"
859 " BL sub_FFCF15EC \n"
860 " STRH R0, [R4, #4] \n"
861 " MOV R0, #0 \n"
862 " STR R0, [R7, #0x28] \n"
863 " B loc_FFC7B864 \n"
864
865 "loc_FFC7B85C:\n"
866 " LDRH R0, [R8] \n"
867 " STRH R0, [R4, #4] \n"
868
869 "loc_FFC7B864:\n"
870 " CMP R5, #1 \n"
871 " LDRNEH R0, [R8, #8] \n"
872 " BNE loc_FFC7B880 \n"
873 " LDRSH R0, [R4, #0xC] \n"
874 " LDR R1, =0xFFC7A7F0 \n"
875 " MOV R2, #0x20 \n"
876 " BL sub_FFC7F0D4 \n"
877
878 "loc_FFC7B880:\n"
879 " STRH R0, [R4, #0xC] \n"
880 " LDRSH R0, [R4, #6] \n"
881 " BL sub_FFC6D00C_my \n"
882 " LDR PC, =0xFFC7B88C \n"
883 );
884 }
885
886
887
888 void __attribute__((naked,noinline)) sub_FFC6D00C_my() {
889 asm volatile (
890 " STMFD SP!, {R4-R6,LR} \n"
891 " LDR R5, =0x35BC \n"
892 " MOV R4, R0 \n"
893 " LDR R0, [R5, #4] \n"
894 " CMP R0, #1 \n"
895 " MOVNE R1, #0x140 \n"
896 " LDRNE R0, =0xFFC6CE10 /*'Shutter.c'*/ \n"
897 " BLNE _DebugAssert \n"
898 " CMN R4, #0xC00 \n"
899 " LDREQSH R4, [R5, #2] \n"
900 " CMN R4, #0xC00 \n"
901 " LDREQ R1, =0x146 \n"
902 " LDREQ R0, =0xFFC6CE10 /*'Shutter.c'*/ \n"
903 " STRH R4, [R5, #2] \n"
904 " BLEQ _DebugAssert \n"
905 " MOV R0, R4 \n"
906 " BL apex2us \n"
907 " LDR PC, =0xFFC6D050 \n"
908 );
909 }